## DESCRIPTION

AP2358 combines a dedicated current mode PWM controller with a high voltage power MOSFET. It is optimized for high performance, low standby power, and cost effective off-line flyback converter applications in sub 15W range.

AP2358 offers complete protection coverage with self-recovery automatic feature including Cycle-by-Cycle current limiting (OCP), over load protection (OLP), VDD over voltage clamp and under voltage lockout (UVLO). Excellent EMI performance is achieved with proprietary frequency shuffling technique together with soft switching control at the totem pole gate drive output.

The tone energy at below 20kHz is minimized in the design and audio noise is eliminated during operation.

The AP2358 is available in DIP7 package.

### ORDERING INFORMATION

| Package Type                   | Part Number             |            |  |
|--------------------------------|-------------------------|------------|--|
| DIP7                           | P7                      | AP2358P7U  |  |
| SPQ: 50psc/Tube                | Ρ/                      | AP2358P7VU |  |
| Note                           | V: Halogen free Package |            |  |
| Note                           | U: Tube                 |            |  |
| AiT provides all RoHS products |                         |            |  |

#### **FEATURES**

- Power on Soft Start Reducing MOSFET VDS Stress
- Frequency shuffling for EMI
- Extended Burst Mode Control For Improved Efficiency and Minimum Standby Power Design
- Audio Noise Free Operation
- Fixed 48kHz Switching Frequency
- Internal Synchronized Slope Compensation
- Low VDD Startup Current and Low Operating Current
- Leading Edge Blanking on Current Sense Input Protection Coverage With Auto Self-Recovery
  - V<sub>DD</sub> Over Voltage Clamp and Under Voltage Lockout with Hysteresis (UVLO)
  - Input Compensated Cycle-by-Cycle Over-current Threshold Setting For Constant Output Power Limiting Over Universal Input Voltage Range
  - Overload Protection (OLP)
  - Over Voltage Protection (OVP)
- Available in DIP7 package

#### **APPLICATION**

Offline AC/DC flyback converter for

- **Battery Charger**
- PDA power supplies
- Digital Cameras and Camcorder Adaptor
- VCR, SVR, STB, DVD&DVCD Player SM
- Set-Top Box Power
- Auxiliary Power Supply for PC and Server
- Open-frame SMPS

#### TYPICAL APPLICATION



# PIN DESCRIPTION



| Pin# | Symbol           | 1/0 | Function                                                           |  |
|------|------------------|-----|--------------------------------------------------------------------|--|
| 1    | V <sub>DDG</sub> | Р   | Internal Gate Driver Power Supply                                  |  |
| 2    | $V_{DD}$         | Р   | IC DC power supply Input                                           |  |
| 2    | 2 50             |     | Feedback input pin. The PWM duty cycle is determined by            |  |
| 3 FB |                  | I   | voltage level into this pin and the current-sense signal at Pin 4. |  |
| 4    | SENSE            | I   | Current sense input                                                |  |
| 5.0  |                  | 0   | HV MOSFET Drain Pin. The Drain pin is connected to the primary     |  |
| 5,6  | Drain            | 0   | lead of the transformer                                            |  |
| 7    | GND              | Р   | Ground                                                             |  |

## **ABSOLUTE MAXIMUM RATINGS**

| Drain Voltage (off state)                                   | -0.3V ~ 600V  |
|-------------------------------------------------------------|---------------|
| V <sub>DD</sub> Voltage                                     | -0.3V ~ 30V   |
| V <sub>DDG</sub> Input Voltage                              | -0.3V ~ 30V   |
| V <sub>DD</sub> Clamp Continuous Current                    | 10mA          |
| FB Input Voltage                                            | -0.3V ~ 7V    |
| SENSE Input Voltage                                         | -0.3V ~ 7V    |
| T <sub>J</sub> , Min/Max Operating Junction Temperature     | 0°C ~ 125°C   |
| T <sub>STG</sub> , Min/Max Storage Temperature              | -25°C ~ 150°C |
| Lead Temperature (Soldering,10secs)                         | 260°C         |
| Ambient Operating Temperature                               | -25°C ~ 85°C  |
| θ <sub>JC</sub> , Thermal Resistance from Junction to Case  | 15°C/W        |
| $\theta_{JA}$ , Thermal Resistance from Junction to Ambient | 75°C/W        |

Stress beyond above listed "Absolute Maximum Ratings" may lead permanent damage to the device. These are stress ratings only and operations of the device at these or any other conditions beyond those indicated in the operational sections of the specifications are not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

NOTE:  $\theta_{JA}$  is measured with the PCB copper area of approximately 1 in 2 (Multi-layer). That need connect to exposed pad.

## **OUTPUT POWER TABLE**

| D. J. ( | 230VAC±10% | 85-264VAC  | B. d    |
|---------|------------|------------|---------|
| Product | Open Frame | Open Frame | Package |
| AP2358  | 15W        | 12W        | DIP7    |

NOTE: Maximum practical continuous power in an open frame design with sufficient drain pattern as a heat sink, at 50°C ambient.

# **ELECTRICAL CHARACTERISTICS**

T<sub>A</sub> = 25°C. V<sub>DD</sub>=V<sub>DDG</sub>=16V. if not otherwise noted

| $T_A = 25$ °C, $V_{DD} = V_{DDG} = 16V$ , if not<br><b>Parameter</b> | Symbol                 | Conditions                                                             | Min. | Тур. | Max. | Unit |
|----------------------------------------------------------------------|------------------------|------------------------------------------------------------------------|------|------|------|------|
| Supply Voltage (V <sub>DD</sub> )                                    |                        |                                                                        |      |      |      |      |
| V <sub>DD</sub> Startup Current                                      | I _start up            | V <sub>DD</sub> =14.5V,Measure<br>Leakage current into V <sub>DD</sub> | -    | 6    | 20   | μΑ   |
| Operation Current                                                    | l_op                   | V <sub>FB</sub> =3V                                                    | -    | 2.1  | -    | mA   |
| V <sub>DD</sub> Under Voltage<br>Lockout Enter                       | UVLO(ON)               |                                                                        | 8.7  | 9.3  | 10.7 | V    |
| V <sub>DD</sub> Under Voltage<br>Lockout Exit                        | UVLO(OFF)              |                                                                        | 14.8 | 15.3 | 16.0 | V    |
| V <sub>DD</sub> Zener Clamp Voltage                                  | V <sub>DD_</sub> Clamp | I <sub>DD</sub> =10mA                                                  | -    | 30   | -    | V    |
| Over Voltage Protection Threshold                                    | OVP(ON)                | CS=0V,FB=3VRamp up V <sub>DD</sub> until gate clock is off             | 27   | 28.8 | 30   | V    |
| Feedback Input Section (FB Pi                                        | n)                     |                                                                        |      | ľ    |      |      |
| V <sub>FB</sub> Open Loop Voltage                                    | VFB _Open              |                                                                        | 5.4  | 5.6  | 6    | V    |
| FB Pin Short Circuit Current                                         | IFB _Short             | Short FB pin to GND and measure current                                | -    | 1.45 | -    | mA   |
| Zero Duty Cycle FB Threshold Voltage                                 | VTH_0D                 |                                                                        | -    | 1.23 | -    | V    |
| Power Limiting FB Threshold Voltage                                  | VTH_PL                 |                                                                        | -    | 4.2  | -    | V    |
| Power Limiting FB Debounce Time                                      | TD_PL                  |                                                                        | -    | 50   | -    | ms   |
| Input Impedance                                                      | ZFB_IN                 |                                                                        | -    | 4    | -    | kΩ   |
| Current Sense Input (Sense Pin)                                      |                        |                                                                        |      |      |      |      |
| Soft start time                                                      |                        |                                                                        | -    | 4    | -    | ms   |
| Leading Edge Blanking Time                                           | T_ blanking            |                                                                        | -    | 270  |      | ns   |
| Input Impedance                                                      | ZSENSE_ IN             |                                                                        | ı    | 40   | -    | kΩ   |
| Over Current Detection and Control Delay                             | TD_ OC                 | From over current occurs till the gate drive output start to turn off  | -    | 120  | -    | ns   |
| Internal Current Limiting Threshold Voltage                          | VTH_ OC                | FB=3.3V                                                                | 0.78 | 0.83 | 0.88 | V    |



## CURRENT MODE PWM POWER SWITCH FREQ SHUFFLING

| Parameter                    | Symbol                  | Conditions    | Min. | Тур. | Max.          | Unit |
|------------------------------|-------------------------|---------------|------|------|---------------|------|
| Oscillator                   |                         |               |      |      |               |      |
| Normal Oscillation Frequency | Fosc                    |               | 43   | 48   | 53            | kHz  |
| Frequency Temperature        | Af Taman                |               | -    | 5    | -             | %    |
| Stability                    | Δf_ Temp                |               |      |      |               |      |
| Frequency Voltage Stability  | $\Delta f_{-}V_{DD}$    |               | -    | 5    | -             | %    |
| Maximum Duty CycleNOTE1      | D_ max                  | FB=3.3V,CS=0V | 70   | 80   | 90            | %    |
| Burst Mode Base Frequency    | F_ Burst                |               | -    | 22   | -             | kHz  |
| Power MOSFET Section         |                         |               |      |      |               |      |
| MOSFET Drain-Source          | DV DCC                  |               | 600  |      |               | V    |
| Breakdown Voltage            | BV-DSS                  |               | 600  | -    | -             | V    |
| Dela an NOTE1                | On                      |               |      | 4.4  | F 0           | 0    |
| Rdson <sup>NOTE1</sup>       | Resistance              |               | -    | 4.4  | 5.9           | Ω    |
| Frequency                    |                         |               |      |      |               |      |
| Frequency Modulation         | ۸ ۱/                    |               | -4   |      | +4            | %    |
| Range/Base Frequency         | $\Delta_{ m V}_{ m DD}$ |               | -4   | -    | <del>+4</del> | 70   |

NOTE1: Guaranteed by design.

## TYPICAL PERFORMANCE CHARACTERISTICS

The characteristic graphs are normalized at TA=25°C

1. V<sub>DD</sub> vs. Operation Current



2. Fosc(kHz) vs. Temperature(°C)



3. Vth\_OC(V) vs. Duty(%)



4. Istartup(uA) vs. Temperature(°C)



5. UVLO(ON)(V) vs. Temperature(°C)



6. UVLO(OFF)(V) vs. Temperature(°C)



# **BLOCK DIAGRAM**





### **DETAILED INFORMATION**

### **Operation Description**

The AP2358 is a low power off-line SMPS switcher optimized for off-line flyback converter applications in sub 15W power range. The 'Extended burst mode' control greatly reduces the standby power consumption and help the design easily to meet the international power conservation requirements.

#### Startup Current and Start up Control

Startup current of AP2358 is designed to be very low so that  $V_{DD}$  could be charged up above UVLO threshold level and device starts up quickly. A large value startup resistor can therefore be used to minimize the power loss yet achieve a reliable startup in application. For AC/DC adaptor with universal input range design, a  $2M\Omega$ , 1/8W startup resistor could be used together with a  $V_{DD}$  capacitor to provide a fast startup and yet low power dissipation design solution.

#### **Operating Current**

The Operating current of AP2358 is low at 2mA.Good efficiency is achieved with AP2358 low operating current together with the 'Extended burst mode' control features.

#### Soft Start

AP2358 features an internal 4ms soft start to soften the electrical stress occurring in the power supply during startup. It is activated during the power on sequence. As soon as V<sub>DD</sub> reaches UVLO(OFF), the peak current is gradually increased from nearly zero to the maximum level of 0.83V. Every restart up is followed by a soft start.

#### Frequency shuffling for EMI improvement

The frequency shuffling (switching frequency modulation) is implemented in AP2358. The oscillation frequency is modulated so that the tone energy is spread out. The spread spectrum minimizes the conduction band EMI and therefore eases the system design.

#### **Extended Burst Mode Operation**

At light load or zero load condition, most of the power dissipation in a switching mode power supply is from switching loss on the MOSFET, the core loss of the transformer and the loss on the snubber circuit. The magnitude of power loss is in proportion to the switching frequency. Lower switching frequency leads to the reduction on the power loss and thus conserves the energy. The switching frequency is internally adjusted at no load or light load condition.



The switch frequency reduces at light/no load condition to improve the conversion efficiency. At light load or no load condition, the FB input drop below burst mode threshold level and device enters Burst Mode control. The gate drive output switches only when V<sub>DD</sub> voltage drop below a preset level and FB input is active to output an on state. Otherwise the gate drive remains at off state to minimize the switching loss and reduces the standby power consumption to the greatest extend. The switching frequency control also eliminates the audio noise at any loading conditions.

#### **Oscillator Operation**

The switching frequency of AP2358 is internally fixed at 48kHz. No external frequency setting components are required for PCB design simplification.

#### **Current Sensing and Leading Edge Blanking**

Cycle-by-Cycle current limiting is offered in AP2358 current mode PWM control. The switch current is detected by a sense resistor into the sense pin. An internal leading edge blanking circuit chops off the sensed voltage spike at initial internal power MOSFET on state due to snubber diode reverse recovery and surge gate current of internal power MOSFET so that the external RC filtering on sense input is no longer needed. The current limiting comparator is disabled and cannot turn off the internal power MOSFET during the blanking period. The PWM duty cycle is determined by the current sense input voltage and the FB input voltage.

#### **Internal Synchronized Slope Compensation**

Built-in slope compensation circuit adds voltage ramp onto the current sense input voltage for PWM generation. This greatly improves the close loop stability at CCM and prevents the sub-harmonic oscillation and thus reduces the output ripple voltage.

#### **Drive**

The internal power MOSFET in AP2358 is driven by a dedicated gate driver for power switch control. Too weak the gate drives strength results in higher conduction and switch loss of MOSFET while too strong gate drive results the compromise of EMI. A good tradeoff is achieved through the built-in totem pole gate design with right output strength and dead time control. The low idle loss and good EMI system design is easier to achieve with this dedicated control scheme. In addition to the gate drive control scheme mentioned, the gate drive strength can also be adjusted externally by a resistor connected between V<sub>DD</sub> and V<sub>DDG</sub>, the falling edge of the Drain output can be well controlled. It provides great flexibility for system EMI design.

**AP2358** 

AC-DC PWM CONTROLLER

**CURRENT MODE PWM POWER SWITCH FREQ SHUFFLING** 

#### **Protection Controls**

Good power supply system reliability is achieved with its rich protection features including Cycle-by-Cycle current limiting (OCP), Over Load Protection (OLP) and over voltage clamp, Under Voltage Lockout on V<sub>DD</sub> (UVLO).

With proprietary technology, the OCP is line voltage compensated to achieve constant output power limit over the universal input voltage range.

At overload condition when FB input voltage exceeds power limit threshold value for more than TD\_PL, control circuit reacts to shut down the switcher. Switcher restarts when  $V_{DD}$  voltage drop below UVLO limit.  $V_{DD}$  is supplied by transformer auxiliary winding output. It is clamped when  $V_{DD}$  is higher than 30V. The output of AP2358 is shut down when  $V_{DD}$  drop below UVLO\_ON limit and Switcher enters power on start-up sequence.

# **PACKAGE INFORMATION**

## Dimension in DIP7 (Unit: mm)



| Symbol | Min      | Max  |  |
|--------|----------|------|--|
| Α      | 3.60     | 4.00 |  |
| A1     | 0.51     | -    |  |
| A2     | 3.00     | 3.40 |  |
| A3     | 1.55     | 1.65 |  |
| b      | 0.44     | 0.53 |  |
| b1     | 0.43     | 0.48 |  |
| B1     | 1.52 BSC |      |  |
| С      | 0.25     | 0.31 |  |
| c1     | 0.24     | 0.26 |  |
| D      | 9.05     | 9.45 |  |
| E1     | 6.15     | 6.55 |  |
| е      | 2.54 BSC |      |  |
| eA     | 7.62 BSC |      |  |
| eB     | 7.62     | 9.30 |  |
| eC     | 0.00     | 0.84 |  |
| L      | 3.00     | -    |  |



## IMPORTANT NOTICE

AiT Semiconductor Inc. (AiT) reserves the right to make changes to any its product, specifications, to discontinue any integrated circuit product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

AiT Semiconductor Inc.'s integrated circuit products are not designed, intended, authorized, or warranted to be suitable for use in life support applications, devices or systems or other critical applications. Use of AiT products in such applications is understood to be fully at the risk of the customer. As used herein may involve potential risks of death, personal injury, or servere property, or environmental damage. In order to minimize risks associated with the customer's applications, the customer should provide adequate design and operating safeguards.

AiT Semiconductor Inc. assumes to no liability to customer product design or application support. AiT warrants the performance of its products of the specifications applicable at the time of sale.